16Gb DDR4 SDRAM (Dual Die Package) Lead-Free&Halogen-Free (RoHS Compliant) H5ANAG6NCMR-xxC
●Description
■The H5ANAG6NCMR-xxC a 16Gb CMOS Double Data Rate IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 8Gb DDR4 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.
●FEATURES
■VDD=VDDQ=1.2V +/- 0.06V
■Fully differential clock inputs (CK, CK) operation
■Differential Data Strobe (DQS, DQS)
■On chip DLL align DQ, DQS and DQS transition with CK transition
■DM masks write data-in at the both rising and falling edges of the data strobe
■All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
■Programmable CAS latency 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20 supported
■Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18
■Programmable burst length 4/8 with both nibble sequential and interleave mode
■BL switch on the fly
■16banks
■Average Refresh Cycle (Tcase of 0℃~ 95℃)
◆7.8 μs at 0℃ ~ 85℃
◆3.9 μs at 85℃ ~ 95℃
■JEDEC standard 96ball FBGA(x16)
■Driver strength selected by MRS
■Dynamic On Die Termination supported
■Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin
■Asynchronous RESET pin supported
■ZQ calibration supported
■Write Levelization supported
■8 bit pre-fetch
■This product in compliance with the RoHS directive.
■Internal Vref DQ level generation is available
■Write CRC is supported at all speed grades
■Maximum Power Saving Mode is supported
■TCAR (Temperature Controlled Auto Refresh) mode is supported
■LP ASR (Low Power Auto Self Refresh) mode is supported
■Fine Granularity Refresh is supported
■Per DRAM Addressability is supported
■Geardown Mode (1/2 rate, 1/4 rate) is supported
■Programable Preamble for read and write is supported
■Self Refresh Abort is supported
■CA parity (Command/Address Parity) mode is supported
■Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or different bank group accesses are available
Datasheet |
|
|
|
Please see the document for details |
|
|
|
|
|
96ball FBGA |
|
English Chinese Chinese and English Japanese |
|
Apr.2018 |
|
Rev. 0.2 |
|
|
|
1.4 MB |
- +1 Like
- Add to Favorites
Recommend
All reproduced articles on this site are for the purpose of conveying more information and clearly indicate the source. If media or individuals who do not want to be reproduced can contact us, which will be deleted.