ispPAC-POWR607

2022-07-25

●Description:
■The Power Manager II ispPAC-POWR607 is a general purpose power-supply monitor, reset generator and watchdog timer, incorporating both in-system programmable logic and analog functions implemented in nonvolatile E²CMOS® technology. The ispPAC-POWR607 device provides six independent analog input channels to monitor power supply voltages. Two general-purpose digital inputs are also provided for miscellaneous control functions.
■The ispPAC-POWR607 provides up to seven open-drain digital outputs that can be used for controlling DC-DC converters, low-drop-out regulators (LDOs) and optocouplers, as well as for supervisory and general-purpose logic interface functions. Two of these outputs (HVOUT1-HVOUT2) can be configured as high-voltage MOSFET drivers. In high-voltage mode these outputs provide 9V for driving the gates of n-channel MOSFETs used as high-side power switches to control power supply ramp up and ramp down rate. The remaining five digital, open drain outputs can optionally be configured as digital inputs to sense more input signals as needed, such as manual reset, etc.
■The diagram above shows how a ispPAC-POWR607 is used in a typical application. It controls power to the microprocessor system, generates the CPU reset and monitors critical power supply voltages, generating interrupts whenever faults are detected. It also provides a watchdog timer function to detect CPU operating and bus timeout errors.
■The ispPAC-POWR607 incorporates a 16-macrocell CPLD. Figure 1 shows the analog input comparators and digital inputs used as inputs to the CPLD array. The digital output pins providing the external control signals are driven by the CPLD. Four independently program-mable timers also interface with the CPLD and can create delays and time-outs ranging from 32μs to 2 seconds. The CPLD is programmed using LogiBuilder™ an easy-to-learn language integrated into the PAC-Designer® software. Control sequences are written to monitor the status of any of the analog input channel comparators or the digital inputs.
●Features:
■Power-Down Mode I-CC < 10μA
■Programmable Threshold Monitors
▲Simultaneously monitors up to six power supplies
▲Programmable analog trip points (1% step size;192 steps)
▲Programmable glitch filter
▲Power-off detection (75mV)
■Embedded Programmable Timers
▲Four independent timers
▲32μs to 2 second intervals for timing sequences
■Embedded PLD for Logical Control
▲Rugged 16-macrocell CPLD architecture
▲81 product terms / 28 inputs
▲Implements state machines and combinatorial functions
■Digital I/O
▲Two dedicated digital inputs
▲Five programmable digital I/O pins
■Two High-Voltage FET Drivers
▲Power supply ramp up/down control
▲Independently configurable for FET control or digital output
■Wide Supply Range (2.64V to 3.96V)
▲In-system programmable through JTAG
▲Industrial temperature range: -40°C to +85°C
▲24-pin and 32-pin QFNS packages, lead-free option

Lattice

ispPAC-POWR607ispPAC-POWR607-01SN32IispPAC-POWR607-01SN24I

More

Part#

general purpose power-supply monitorreset generatorwatchdog timer

More

More

Datasheet

More

More

Please see the document for details

More

More

English Chinese Chinese and English Japanese

June 2012

Version 01.7

DS1011_01.7

2.8 MB

- The full preview is over. If you want to read the whole 28 page document,please Sign in/Register -
  • +1 Like
  • Add to Favorites

Recommend

All reproduced articles on this site are for the purpose of conveying more information and clearly indicate the source. If media or individuals who do not want to be reproduced can contact us, which will be deleted.

Contact Us

Email: