MPC8572DS Configuration Guide
(Rev 0) Page 1 of 2 for:
Rev C Systems
Rev 1.0 FPGA Firmware
Example Switch Settings: 00101101
12345678
↓↑↓↓↑↓↑↑
ON
1
0
ON
12345678
1
0
SW6
12345678
↓↑↑↓↑↑
↓↓
<-- Default Setting
1 2 3 4 5 6 DDRCLK (MHz) 7 8
↓↓↓ ↓↓↓ 33
↓↓↑ ↓↓↑ 40
↓↑↓ ↓↑↓ 50
↓↑↑ ↓↑↑ 66
↑↓↓
↑↓↓ 83
↑↓↑ ↑↓↑ 100
↑↑↓ ↑↑↓ 134
↑↑↑ ↑↑↑ 166
134
166
CFG_SYSCLK[0:2] CFG_DDRCLK[0:2]
SYSCLK (MHz)
33
40
50
66
83
100
Not
Used
MPC8572DS
SW1
12345678
↓↓↓↓↓
↓
↓↓<-- Default Setting
↓
↑
↓↓↓
100 MHz
↓↓↑
125 MHz
↓↑↓
133 MHz
↓↑���
166 MHz
↑↓↓
200 MHz
↑↓↑
266 MHz
↑↑↓
333 MHz
↑↑↑
400 MHz
Gen-Purpose POR Config (Ladopt(0:1))
Spread Spectrum Clocking Disabled.
Spread Spectrum Clocking Enabled.
REFCLK
(SERDES)
Speed
Not Used
SW2
12345678
↓↑↓↓↓↓↓
↓ <-- Default Setting
12345678Voltage
↓↓↑↑↓↓↓
1.20 V
↓↓↑↑↑↓↓ 1.15 V
↓↑↓↓↓↓↓
1.11 V
↓↑↓↓↑↓↓ 1.05 V
↓↑↓↑↓↓↓
1.00 V
↓↑↓↑↑↓↓ 0.95 V
Processor VID Encoding, VID[6:0]
Not Used
Other combinations are reserved.
SW3
12345678
↓↑↑
↓↑↑↑↓
<-- Default Setting
1 2 3 4 5 6 7 8 Description
↓↓↓ ↓↓↓↓
PCI Express 1
↓↓↑ ↓↓↓↑
PCI Express 2
↓↑↓ ↓↓↑↓
Serial RIO
↓↑↑
↓
↓↑↑
Reserved
↑
↓↓
↓
↑↓↓
DDR Controller 1
↑↓↑
↓
↑↓↑DDR Controller 2
↓
↑↑↓
DDR Interleaved
↓
↑↑↑PCI Express 3
↑↓↓↓
Local Bus FCM 8-bit NAND Flash small page.
↑↓↓↑
Reserved
↑↓↑↓
Local Bus FCM 8-bit NAND Flash large page.
↑↓↑↑
Reserved
↑↑↓↓
Reserved
↑↑↓↑
Local Bus GPCM 8-bit ROM
↑↑↑↓
Local Bus GPCM 16-bit ROM
↑↑↑↑
Local Bus GPCM 32-bit ROM
12 : 1
Other Combinations
are Reserved
Ratio
4 : 1
5 : 1
CCB : SYSCLK Config ROM Location
Not Used
6 : 1
8 : 1
10 : 1
SW4
12345678
↑↑↑↑↑↑↑↑<-- Default Setting
↓↓
Debug information from local bus controller (LBC) is driven on MSRCID and MDVAL signals.
↓
↑
Reserved
↑
↓
Debug information from DDR SDRAM controller 1 is driven on MSRCID and MDVAL signals.
↑↑
Debug information from DDR SDRAM controller 2 is driven on MSRCID and MDVAL signals.
↓
↑
↓
eTSEC1 Serial
eTSEC1 Ethernet interface operates in SGMII mode and uses SGMII SerDes lane 0 pins.
↑
eTSEC1 Ethernet interface operates in standard parallel interface mode and uses the TSEC1_* pins.
↑
eTSEC2 Ethernet interface operates in standard parallel interface mode and uses TSEC2_* pins.
eTSEC3 Serial
eTSEC3 Ethernet interface operates in SGMII mode and uses SGMII SerDes lane 2 pins.
eTSEC3 Ethernet interface operates in standard parallel interface mode and uses TSEC3_* pins when FEC is not
enabled. If the FEC is enabled, eTSEC3 is powered down.
CPU Serial EEPROM is at 0x50.
CPU Serial EEPROM is at 0x51.
↓
eTSEC2 Serial
↓
↑
eTSEC4 Serial
eTSEC4 Ethernet interface operates in SGMII mode and uses SGMII SerDes lane 3 pins.
eTSEC4 Ethernet interfaces operates in standard parallel interface mode and uses TSEC4_* pins when FEC is not enabled. If
FEC is enabled, eTSEC4 is powered down.
eTSEC2 Ethernet interface operates in SGMII mode and uses SGMII SerDes lane 1 pins.
↓
↑
Debug information is driven on ECC pins instead of normal ECC I/O; ECC signals from memory devices must be disconnected.
Debug information is not driven on ECC pins; ECC pins function in their normal mode.
↓
↑
SW5
12345678
↑↑↑↑↑↑↓↓<-- Default Setting
1 2 3 4 5 Configuration 6 7 8 Ratio
↓↓↓ ↓↓ Reserved ↓↓↓ Reserved
↓↓↑
↓
↓
↑
Reserved
↓↑↓ ↓↑↓ 6:1
↓↑↑ ↓↑↑ 8:1
↑↓↓
↑↓↓ 10:1
↑↓↑ ↑↓↑ 12:1
↑↑↓ ↑↑↓ 14:1
↑↑↑ ↑↑↑Synchronous Mode
Endpoint/agent of hosts on PCIe_1 & PCIe_2 / Serial RapidIO
Agent of a HyperTransport host on every interface.
Endpoint of a host on PCIe interface 1.
Endpoint of a host on PCIe interface 2 / Serial RapidIO.
Endpoint of a host on PCIe interface 3.
Host/Agent Configuration Boot Sequencer DDR Complex Clock : DDRCLK
Selection
Endpoint of hosts on PCIe_1 and PCIe_3.
Endpoint/agent of hosts on PCIe_2 / Serial RapidIO & PCIe_3
Host processor/root complex for all interfaces.
Boot sequencer is disabled. No I2C ROM is
accessed.
Normal I2C addressing mode is used. Boot
sequencer is enabled and loads
configuration information from a ROM on the
I2C1 interface. A valid ROM must be present.
↓↑
↑↓
Extended I2C addressing mode is used.
Boot sequencer is enabled and loads
configuration information from a ROM on the
I2C1 interface. A valid ROM must be present.
↑↑
SW7
12345678
↑↑↑↑↓↑↑↓<-- Default Setting
↓
I2C config flash writeable
↑ I2C config flash protected
↓
Battery power mode
↑
AC pow er mode
Reserved
Not Used
↓
↑
↓
↑
↓
↑
↓
↑
PATA frequency = 125MHz
PATA frequency = 133MHz
AMD mode
P4 mode (A0cCPI)
THRMTRIP enabled
THRMTRIP disabled
24 MHZ on TP49
48 MHZ on TP49
CFG_IDWP
ACPWR
ACB_SDOUT
ACZ_SDOUT
ACB_SYNC
ACZ_SYNC
SW8
12345678
↑↓
↓↓↓↓↓↓
<-- Default Setting
12
↓↓
↓↑
↑↓
↑↑
Not used
Status of Reset Controller and EP MODE for ULI.
Reserved
LED Function
Bit by bit represents contents of LED register.
A "0" in the LED register lights the LED.
Reserved
SW9
12345678
↓↓
↑↑↓
↑
↓↓<-- Default Setting
↓↓CPU boot holdoff mode for both cores.
↓↑
e500 core 1 is allowed to boot.
↑↓e500 core 0 is allowed to boot.
↑↑
Both e500 cores are allowed to boot.
↓
↑
PIXIS SRAM Description
↓↓
LCS3 LCS7 Normal; boot from NOR Flash.
↓↑
LCS3 LCS7 Boot from PromJet (code injection).
↑↓
LCS3 LCS7 Normal; boot from NAND Flash.
↑↑
LCS3 LCS7 Swap Flash halves; boot from NOR Flash.
LCS0
NOR PROMJet
NAND
LCS0
LCS1
Reserved
LCS[2,4:6]
LCS[2,4:6]
LCS[0,4:6]LCS2
LCS1
Flash is write protected.
Flash is writable.
LCS[2,4:6]
Not Used
LCS0
LCS1
LCS1
SW9
SW7
SW10
SW8
SW1
SW5 SW6
SW4
SW2 SW3
SW10
12345678
↑↓↑↓↓↑↓↑
<-- Default Setting
123 45678
↓↓↓ ↓↓↓
↓↓↑ ↓↓↑
↓↑↓ ↓↑↓
↓↑↑ ↓↑↑
↑↓↓ ↑↓↓
↑↓↑ ↑↓↑
↑↑↓ ↑↑↓
↑↑↑ ↑↑↑
Not
Used
5:2 (2.5:1)
2:1
5:2 (2.5:1)
3:1
7:2 (3.5:1)
4:1
9:2 (4.5:1)
1:1
3:2 (1.5:1)
3:1
7:2 (3.5:1)
2:1
9:2 (4.5:1)
1:1
3:2 (1.5:1)
e500 Core 1 : CCB Clock
RatioRatio
e500 Core 0 : CCB Clock
4:1
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
66 SYSCLK / 533 CCB (Platform) / 533 Core 0 & 800 Core 1, 933 DDR
SW3
SW1
SW2
SW4
SW5
SW6
SW8
SW10
SW7
SW9
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
SW4
100 SYSCLK / 600 CCB (Platform) / 1.5G Both Cores, 800 DDR
SW3
SW1
SW2
SW4
SW5
SW6
SW8
SW10
SW7
SW9
Default Settin gs
66 SYSCLK / 533 CCB (Platform) / 1333 Both Cores, 667 DDR
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
SW4
SW3
SW1
SW2
SW4
SW5
SW6
SW8
SW10
SW7
SW9
MPC8572DS
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
SW4
66 SYSCLK / 533 CCB (Platform) / 800 Both Cores
533 DDR Synchronous Mode
SW3
SW1
SW2
SW4
SW5
SW6
SW8
SW10
SW7
SW9
Select
Input DDR Clock
Speed with SW6[4:6]
Ex: 0b011 for 66 MHz
Select DDR Complex-to-
DDR Input Clock Speed
Ratio with SW5[6:8]
Ex: 0b100 for 10:1
DDR
Complex
Select
Input SYSCLK
Speed with SW6[1:3]
Ex: 0b011 for 66 MHz
Select CCB-to-SYSCLK
Ratio with SW3[1:3]
Ex: 0b011 for 8:1
CCB
(Platform)
Select
Core 0-to-CCB Ratio
with SW10[1:3]
Ex: 0b101 for 2.5:1
Select
Core 1-to-CCB Ratio
with SW10[6:8]
Ex: 0b101 for 2.5:1
Core 0 Core 1
DDR Inp ut
Clock
SYSCLK
DDR Complex
Clock
CCB (Platform ) Clock
Note: CCB (Platform) Clock drives DDR Cpmplex in
DDR Synchronous Mode (i.e. SW5[6:8] = 0b111).
Core 0 Clock Core 1 Clock
66 MHz
667 MHz
533 MHz
66 MHz
1333 MHz 1333 MHz
Simplified Clocking Control Diagram:
Shows clocking selection switch control with default sett ings example.
MPC8572DS Configuration Guide
(Rev 0) Page 2 of 2 for:
Rev C Systems
Rev 1.0 FPGA Firmware
Quick Configurations:
SERDES Speed
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
ON
12345678
1
0
SW3
SW1
SW2
SW4
SW5
SW6
SW8
SW10
SW7
SW9
Core Voltage
Selection
CCB (Platform) Speed
ROM Location
eTSECx
Debug
Host/Agent
Boot Sequencer
DDR Speed
SYSCLK Input
DDRCLK I np ut
LED
Boot Control
Core 0
Speed
Core 1
Speed
Misc
Selecti on Switch Functional Overview: